-
- News
- Books
Featured Books
- pcb007 Magazine
Latest Issues
Current IssueThe Essential Guide to Surface Finishes
We go back to basics this month with a recount of a little history, and look forward to addressing the many challenges that high density, high frequency, adhesion, SI, and corrosion concerns for harsh environments bring to the fore. We compare and contrast surface finishes by type and application, take a hard look at the many iterations of gold plating, and address palladium as a surface finish.
It's Show Time!
In this month’s issue of PCB007 Magazine we reimagine the possibilities featuring stories all about IPC APEX EXPO 2025—covering what to look forward to, and what you don’t want to miss.
Fueling the Workforce Pipeline
We take a hard look at fueling the workforce pipeline, specifically at the early introduction of manufacturing concepts and business to young people in this issue of PCB007 Magazine.
- Articles
- Columns
Search Console
- Links
- Media kit
||| MENU - pcb007 Magazine
Estimated reading time: 2 minutes

Contact Columnist Form
Fine Lines and Spaces with Half-Etch Processes
Introduction
It is all about circuit density. If your customer or customers are pushing the envelope with respect to greater circuit densities, how are the fabricators adapting to these requirements? I do not want to oversimplify the task at hand, but there are a number of things one can do to improve the yields on finer lines. These include laser direct imaging, semi-additive processing, use of ultra-thin foils, and special processes. Another and perhaps lesser known application is termed “half-etch.” Here the fabricator utilizes a specially formulated copper etching process to remove a minimal amount of copper. The goal is to remove the copper uniformly, but not completely from the surface as is performed during the final etch-process step. For example, by reducing 1 ounce copper foil (35 microns) down to ½-ounce or ¼-ounce, one maintains the adhesion of the original foil. In addition, the fabricator is presented with a much thinner substrate foil that can be easily etched during the final etch process. There are several good reasons for this approach:
1. Minimization of undercut and increase of fine line yields
2. Ease of handling as opposed to working with ultra-thin copper foils
3. Adhesion of the half-etched foil is usually greater than the adhesion of the ultra-thin foil to the resin materials as well as the plated copper in the SAP (semi-additive process).
In subtractive etching, as the copper is etched down, there is lateral removal of the copper as well.
If one can minimize the amount of copper foil that must be etched (either through thinner copper foils, semi-additive processing, copper foil half-etch) undercut can be minimized and finer lines and spaces achieved.
It is well understood that the three most fundamental metrics of organic interconnections and substrates are imaging feature sizes, hole formation technology and size, and the plating types and thicknesses used for interconnections. These same parameters have been used for nearly four decades to quickly quantify the capability of a fabricator to profitably produce traditional boards. The ability to image conductor lines and, perhaps even more important, the insulating airspace between them, is considered a key characteristic. With surface mount components, a dramatic decrease in plated via hole diameter requirements occurred and, as a result, via holes have become simple vertical interconnections. Now, under competition from laser drilling, both drill bit and machine technology have driven mechanical holes’ capability much smaller. When microvia technology was introduced in the mid-1990s, high-density interconnect really took hold into the mainstream of printed circuit fabrication.
Read the full article here.
Editor's Note: This article originally appeared in the January 2015 issue of The PCB Magazine.
More Columns from Trouble in Your Tank
Trouble in Your Tank: Interconnect Defect—The Three Degrees of SeparationTrouble in Your Tank: Things You Can Do for Better Wet Process Control
Trouble in Your Tank: Processes to Support IC Substrates and Advanced Packaging, Part 5
Trouble in Your Tank: Materials for PWB Fabrication—Drillability and Metallization
Trouble in Your Tank: Supporting IC Substrates and Advanced Packaging, Part 5
Trouble in Your Tank: Electrodeposition of Copper, Part 6
Trouble in Your Tank: Electrolytic Copper Plating, Part 5
Trouble in Your Tank: Processes to Support IC Substrates and Advanced Packaging, Part 4