STMicroelectronics to Advance Next-generation Chip Manufacturing Technology with New PLP Pilot Line in Tours, France
September 17, 2025 | STMicroelectronicsEstimated reading time: 3 minutes
STMicroelectronics, a global semiconductor leader serving customers across the spectrum of electronics applications, today announced new details regarding the development of the next generations of Panel-Level Packaging (PLP) technology through a pilot line in its Tours site, France, which is expected to be operational in Q3 2026.
PLP is an advanced, automated chip packaging and test process technology bringing increased manufacturing efficiency and reducing costs, and a key enabler for creating the next generation of smaller, more powerful, and cost-effective electronic devices. The large-area carrier in PLP (large rectangular shapes in place of circular wafers) enables higher manufacturing throughput, making it a more efficient solution for high-volume production. Building on its first-generation PLP line in operation in Malaysia and its global technology R&D network, ST plans to develop the next generations of its PLP technology to maintain its technological leadership and extend the use of PLP across many other ST products for automotive, industrial and consumer applications.
“The development of our PLP capabilities in our Tours site is aimed at advancing this innovative approach to chip packaging and test manufacturing technology, boosting efficiency and flexibility so it can be rolled out across a wide portfolio of applications, including RF, analog, power and microcontrollers. A multidisciplinary team of experts in manufacturing automation, process engineering, data science and analytics, as well as technology and product R&D, will collaborate on this program, which is a key part of a larger strategic initiative focused on heterogeneous integration – a scalable, efficient new approach to chip integration,” said Fabio Gualandris, President Quality, Manufacturing and Technology of STMicroelectronics. “With our fab in Malta, ST has already demonstrated its capability to deliver high-performing chip packaging and test in Europe. As we reshape our global manufacturing footprint, this new initiative in Tours will expand our process, design and manufacturing innovation capabilities supporting the development of next-generation chips in Europe”.
The development of the new PLP pilot line in Tours is supported by a capital investment of over $60 million, already allocated as part of the company-wide program to reshape the Company’s manufacturing footprint. Additional synergies are expected with the local R&D ecosystem, including the CERTEM R&D center. As previously announced, this program is focused on advanced manufacturing infrastructure and brings redefined missions for some sites in France and Italy to support their long-term success.
Technical note on PLP
For decades, the industry has relied on wafer-level packaging (WLP) and flip-chip technology to connect silicon chips to external circuitry. However, as devices become smaller and more complex, these methods have begun to reach their limits in terms of scalability and cost-effectiveness. For advanced packaging, different approaches exist or are under development; PLP is one of them.
Panel Level Packaging is a method where multiple ICs are packaged on a single, larger rectangular substrate panel, rather than on individual circular wafers. This allows for more ICs to be processed simultaneously, reducing costs and improving throughput.
ST has not only adopted PLP-DCI but has also been at the forefront of its development since 2020. The company’s research and development teams have worked to prototype and scale the technology, culminating in a state-of-the-art PLP-DCI process currently in production at very high volumes of over 5 million units per day on a highly automated line using very large, 700x700mm panels.
ST’s PLP technology focuses on Direct Copper Interconnect (DCI). Direct copper interconnections replace the traditional wire connections of chips with their encapsulation support. DCI is the process by which these ICs are electrically connected to the panel substrate using copper, which is known for its excellent electrical conductivity. DCI offers superior performance compared to traditional methods that use solder bumps, which can be less reliable. This technology with direct connection without wire supports new product development by reducing power losses (such as resistance and inductance), enhancing heat dissipation and enabling miniaturization. This leads to better overall power density.
PLP-DCI also allows the integration of multiple chips within advanced packages, known as System in Package (SiP).
Testimonial
"We’re proud to call I-Connect007 a trusted partner. Their innovative approach and industry insight made our podcast collaboration a success by connecting us with the right audience and delivering real results."
Julia McCaffrey - NCAB GroupSuggested Items
NEDME Returns October 22 — The Northwest’s Premier Design & Manufacturing Expo
10/13/2025 | NEDMEThe Northwest Electronics Design & Manufacturing Expo (NEDME) returns on Wednesday, October 22, 2025, at Wingspan Event & Conference Center, Hillsboro. The event brings together engineers, product designers, manufacturers, educators, and community partners for a full day of industry connection, learning, and networking.
Critical Minerals: The New Power Play in Global Trade
10/13/2025 | Marcy LaRont, I-Connect007Access to critical minerals essential for electronics manufacturing, and China’s monopoly of them, is increasingly under scrutiny, with gallium (Ga) and germanium (Ge)at the forefront of this discourse. However, all critical minerals imported from China share a similar narrative, and understanding the implications of this dependency and the risks to both U.S. commercial and defense sectors has created an urgent need for a comprehensive electronics strategy to secure and diversify access to these vital minerals. In this candid interview, USPAE Executive Director Jim Will discusses the issues and the mitigation steps that must be taken to adequately address them.
Interposers, Substrates, and Advanced Manufacturing
10/13/2025 | Marcy LaRont, I-Connect007I attend a lot of industry trade shows and conferences. Lately, during conversations with technologists, I’ve noticed that there is some confusion about what exactly constitutes an interposer. One question I hear every so often is, “Are all interposers substrates?” The short answer to that question is no. But some interposers are, in fact, full substrates.
New Course Presents a Comprehensive Guide to IPC Standards
10/10/2025 | Marcy LaRont, I-Connect007Francisco Fourcade, electronics technology standards manager for the Global Electronics Association, has spent years helping companies understand and implement the standards that keep the electronics manufacturing industry moving forward. In this interview, he shares updates on ongoing standards development efforts and previews a new course, "IPC Standards: A Guide for the Electronics Industry,” which starts Oct. 14.
SASinno Americas Strengthens Field Service Capabilities with Addition of Oscar Ortiz González in Mexico
10/10/2025 | SASinno AmericasSASinno Americas is proud to announce the addition of Oscar Ortiz González as Senior Field Service Engineer, based in Mexico.