Reliability Comparisons of FPBGA Assemblies Under Hot/Cold Biased Thermal Cycle
August 6, 2024 | Thomas Sanders, Seth Gordon, Reza Ghaffarian, Jet Propulsion LaboratoryEstimated reading time: 1 minute

Current trends in microelectronic packaging technologies continue in the direction of smaller, lighter, and higher density packages. The telecommunications industry and particularly mobile/portable devices have a strong need for lighter and smaller products. The current emerging advanced packaging (AP) technologies, including system-in-package (SiP) and 2.5D/3D stacked packaging, added another level of complexity and challenges for implementation. The AP covers a set of innovative technologies that package integrated circuits (ICs) to increase functionality, improve performance, and provide added value1. In contrast, traditional packaging methods cover different I/O density and I/O pitch depending on the targeted application’s requirements, performance, and cost. The AP with heterogeneous integration added additional thermal challenges compared to a single die package2.
For single-die packaging technologies, the density requirement led to a progression in ball-grid-array (BGA) packaging technologies implemented in early 2000. With increased I/O density and decreased package size, the new generation of fine pitch BGA (FPBGA) packages, such as chip scale packages (CSPs) are introduced. A variety of studies have been conducted examining the reliability of printed circuit board assemblies (PCBAs) using BGAs and FPBGAs3-6. Recently, a guideline on BGA and die size BGA (DSBGA) was released for high-reliability applications with consideration of various environmental requirements for a number of NASA mission applications7. There are significant thermal cycle (TC) test data in the range of -55℃ and 125℃, or lower TC ranges, for commercial and even high-reliability applications, which is covered by IPC 97018.
However, thermal cycle test results under extreme cold and cryogenic conditions, representative of deep-space mission applications, is rare. Tudryn et al.9, presented detailed thermal cycle evaluation for Martian environment including die attachment with wire bonds. Recently, Ghaffarian10 and Ghaffarian et al11 compared the low temperature thermal cycles, including -110°C to 20°C for SnPb solder assemblies. The test results covered surface mount technology (SMT) packages including column grid array (CGA) to hand-soldered plated through-hole (PTH) ceramic pin grid array (PGA) assemblies.
To read the entire article, which originally published in the August 2024 issue of the SMT007 Magazine, click here.
Suggested Items
Test Research, Inc. Honored with ASE Outstanding Supplier Award for 2024
04/15/2025 | TRITest Research, Inc., is proud to announce that it has been recognized with the Outstanding Supplier Award from ASE Technology Holding Co., Ltd.
IPC APEX EXPO Special Sessions: A Focus on Advanced Electronic Packaging
04/09/2025 | Tracy Riggan, IPCThe IPC Technology Solutions team hosted two special sessions on Thursday, March 20 at IPC APEX EXPO 2025 focused on advanced electronic packaging. The first session focused on AI/data center applications and the second on power electronics applications. The day kicked off with opening remarks on strategic direction of IPC in the area of advanced electronic packaging from Matt Kelly, IPC CTO, and an overview of the current landscape of component and system level packaging by Devan Iyer, PhD, IPC chief strategist, advanced packaging.
My Top 10 Highlights from IPC APEX EXPO 2025
04/03/2025 | Chris Mitchell, IPC VP, Global Government RelationsEvery year, I am reminded what an exciting and fast-paced whirlwind IPC APEX EXPO is—the friends you run into, the new people you meet, the innovations you encounter, and the fascinating discussions you dive into. It’s certainly true that our industry is driven by searchers and problem-solvers, creating endless opportunities at APEX EXPO to connect, collaborate, and shape the future.
IDC: Semiconductor Foundry 2.0 Market is Entering the Growth Phase from Recovery with 11% YoY Growth in 2025
03/24/2025 | IDCAccording to IDC ’s Worldwide Semiconductor Supply Chain Tracking Intelligence latest report, the global semiconductor market, following a recovery in 2024, is expected to experience steady growth in 2025.
Zuken Joins IBM Research AI Hardware Center to Develop Next-Generation AI Hardware Solutions
03/24/2025 | ZukenZuken Inc. announced an agreement with IBM to join the IBM Research AI Hardware Center as a commercial member. The IBM Research AI Hardware Center, a global research hub headquartered at the Albany NanoTech Complex in Albany, NY, aims to develop next-generation chips and systems, including advanced semiconductor packaging, that support the processing power and unprecedented speed that AI requires.