Reliability Comparisons of FPBGA Assemblies Under Hot/Cold Biased Thermal Cycle
August 6, 2024 | Thomas Sanders, Seth Gordon, Reza Ghaffarian, Jet Propulsion LaboratoryEstimated reading time: 1 minute
Current trends in microelectronic packaging technologies continue in the direction of smaller, lighter, and higher density packages. The telecommunications industry and particularly mobile/portable devices have a strong need for lighter and smaller products. The current emerging advanced packaging (AP) technologies, including system-in-package (SiP) and 2.5D/3D stacked packaging, added another level of complexity and challenges for implementation. The AP covers a set of innovative technologies that package integrated circuits (ICs) to increase functionality, improve performance, and provide added value1. In contrast, traditional packaging methods cover different I/O density and I/O pitch depending on the targeted application’s requirements, performance, and cost. The AP with heterogeneous integration added additional thermal challenges compared to a single die package2.
For single-die packaging technologies, the density requirement led to a progression in ball-grid-array (BGA) packaging technologies implemented in early 2000. With increased I/O density and decreased package size, the new generation of fine pitch BGA (FPBGA) packages, such as chip scale packages (CSPs) are introduced. A variety of studies have been conducted examining the reliability of printed circuit board assemblies (PCBAs) using BGAs and FPBGAs3-6. Recently, a guideline on BGA and die size BGA (DSBGA) was released for high-reliability applications with consideration of various environmental requirements for a number of NASA mission applications7. There are significant thermal cycle (TC) test data in the range of -55℃ and 125℃, or lower TC ranges, for commercial and even high-reliability applications, which is covered by IPC 97018.
However, thermal cycle test results under extreme cold and cryogenic conditions, representative of deep-space mission applications, is rare. Tudryn et al.9, presented detailed thermal cycle evaluation for Martian environment including die attachment with wire bonds. Recently, Ghaffarian10 and Ghaffarian et al11 compared the low temperature thermal cycles, including -110°C to 20°C for SnPb solder assemblies. The test results covered surface mount technology (SMT) packages including column grid array (CGA) to hand-soldered plated through-hole (PTH) ceramic pin grid array (PGA) assemblies.
To read the entire article, which originally published in the August 2024 issue of the SMT007 Magazine, click here.
Suggested Items
U.S. Department of Commerce Announces $1.4 Billion in Final Awards to Support the Next Generation of U.S. Semiconductor Advanced Packaging
01/17/2025 | U.S. Department of CommerceThe U.S. Department of Commerce has announced that CHIPS National Advanced Packaging Manufacturing Program (NAPMP) has finalized $1.4 billion in award funding to bolster U.S. leadership in advanced packaging and enable new technologies to be validated and transitioned at scale to U.S. manufacturing.
NAMICS Brings Innovative Thermoset Materials to PCB Fabrication
01/16/2025 | Andy Shaughnessy, Design007 MagazineAt PCB Carolina, Matt Lake and Ken Araujo of NAMICS Technologies spoke with Andy Shaughnessy about the introduction of an innovative thermoset material to PCB fabrication. This groundbreaking material, originally developed for the semiconductor packaging industry, addresses a longstanding demand for unreinforced thermoset films that enhance dielectric properties in PCB applications and allow for manufacturing the very finest of features, 0.002" and below.
Micron Breaks Ground on New HBM Advanced Packaging Facility in Singapore
01/10/2025 | MicronMicron Technology, Inc. broke ground today on a new High-Bandwidth Memory (HBM) advanced packaging facility adjacent to the company’s current facilities in Singapore.
TopLine to Sponsor IMAPS Wire Bonding Workshop in San Diego
01/09/2025 | TopLineTopLine Corporation will sponsor an Advanced Technical Workshop and Tabletop Exhibition on Wire Bonding February 3-4, 2025, in San Diego, California, hosted by The International Microelectronics Assembly and Packaging Society (IMAPS), it is announced today.
Biden-Harris Administration Announces Arizona State University Research Park as Planned Site for Third CHIPS for America R&D Flagship Facility
01/08/2025 | U.S. Department of CommerceThe Department of Commerce and Natcast announced the Arizona State University (ASU) Research Park in Tempe, Arizona as the anticipated location for the third flagship CHIPS for America research and development (R&D) facility.