Reliability Comparisons of FPBGA Assemblies Under Hot/Cold Biased Thermal Cycle
August 6, 2024 | Thomas Sanders, Seth Gordon, Reza Ghaffarian, Jet Propulsion LaboratoryEstimated reading time: 1 minute

Current trends in microelectronic packaging technologies continue in the direction of smaller, lighter, and higher density packages. The telecommunications industry and particularly mobile/portable devices have a strong need for lighter and smaller products. The current emerging advanced packaging (AP) technologies, including system-in-package (SiP) and 2.5D/3D stacked packaging, added another level of complexity and challenges for implementation. The AP covers a set of innovative technologies that package integrated circuits (ICs) to increase functionality, improve performance, and provide added value1. In contrast, traditional packaging methods cover different I/O density and I/O pitch depending on the targeted application’s requirements, performance, and cost. The AP with heterogeneous integration added additional thermal challenges compared to a single die package2.
For single-die packaging technologies, the density requirement led to a progression in ball-grid-array (BGA) packaging technologies implemented in early 2000. With increased I/O density and decreased package size, the new generation of fine pitch BGA (FPBGA) packages, such as chip scale packages (CSPs) are introduced. A variety of studies have been conducted examining the reliability of printed circuit board assemblies (PCBAs) using BGAs and FPBGAs3-6. Recently, a guideline on BGA and die size BGA (DSBGA) was released for high-reliability applications with consideration of various environmental requirements for a number of NASA mission applications7. There are significant thermal cycle (TC) test data in the range of -55℃ and 125℃, or lower TC ranges, for commercial and even high-reliability applications, which is covered by IPC 97018.
However, thermal cycle test results under extreme cold and cryogenic conditions, representative of deep-space mission applications, is rare. Tudryn et al.9, presented detailed thermal cycle evaluation for Martian environment including die attachment with wire bonds. Recently, Ghaffarian10 and Ghaffarian et al11 compared the low temperature thermal cycles, including -110°C to 20°C for SnPb solder assemblies. The test results covered surface mount technology (SMT) packages including column grid array (CGA) to hand-soldered plated through-hole (PTH) ceramic pin grid array (PGA) assemblies.
To read the entire article, which originally published in the August 2024 issue of the SMT007 Magazine, click here.
Suggested Items
KYZEN to Showcase MICRONOX MX2123 Power Module Cleaner at IMAPS Device Packaging Conference 2025
02/21/2025 | KYZEN'KYZEN, the global leader in innovative environmentally responsible cleaning chemistries, will exhibit at the International Symposium on Microelectronics (IMAPS) International Conference and Exhibition on Device Packaging scheduled to take place March 3-6 at the Sheraton Grand at Wild Horse Pass in Phoenix, AZ.
Siemens Delivers Certified and Automated Design Flows for TSMC 3DFabric Technologies
02/17/2025 | SiemensSiemens Digital Industries Software announced, as part of its ongoing collaboration with TSMC, the readiness of an automated and certified workflow for TSMC’s InFO packaging technology using Siemens industry-leading advanced packaging integration solutions.
LQDX, Arizona State University Sign Semiconductor Packaging Collaboration Agreement
02/11/2025 | LQDXLQDX Inc., developer of high-performance materials and process IP for advanced semiconductor packaging, today announced that it has signed a formal agreement with Arizona State University (ASU) to further its partnership which began in 2024, focused on advanced IC-substrates, Fan Out Wafer Level Packaging (FOWLP) and glass core metallization, as enabled by its Liquid Metal Ink (LMI®) technology.
3M Joins Consortium to Accelerate Semiconductor Technology in the U.S.
02/04/2025 | PR Newswire3M is expanding its commitment to the semiconductor industry by joining the US-JOINT Consortium, a strategic partnership of 12 leading semiconductor suppliers. The consortium drives research and development in next-generation semiconductor advanced packaging and back-end processing technologies anchored by a new cutting-edge facility in Silicon Valley.
YINCAE Launches UF 120LA
02/04/2025 | YINCAEYINCAE has introduced UF 120LA, a high-purity liquid epoxy underfill engineered for advanced electronics packaging. With exceptional flowability into 20μ gaps, UF 120LA eliminates cleaning processes, reducing costs and environmental impact while ensuring superior performance across applications like BGA, flip chip, WLCSP, and multi-chip modules.