Intel Demonstrates Breakthroughs in Next-Generation Transistor Scaling for Future Nodes
December 11, 2023 | IntelEstimated reading time: 2 minutes
Intel unveiled technical breakthroughs that maintain a rich pipeline of innovations for the company’s future process roadmap, underscoring the continuation and evolution of Moore’s Law. At the 2023 IEEE International Electron Devices Meeting (IEDM), Intel researchers showcased advancements in 3D stacked CMOS (complementary metal oxide semiconductor) transistors combined with backside power and direct backside contacts. The company also reported on scaling paths for recent R&D breakthroughs for backside power delivery, such as backside contacts, and it was the first to demonstrate successful large-scale 3D monolithic integration of silicon transistors with gallium nitride (GaN) transistors on the same 300 millimeter (mm) wafer, rather than on package.
“As we enter the Angstrom Era and look beyond five nodes in four years, continued innovation is more critical than ever. At IEDM 2023, Intel showcases its progress with research advancements that fuel Moore’s Law, underscoring our ability to bring leading-edge technologies that enable further scaling and efficient power delivery for the next generation of mobile computing,” said Sanjay Natarajan, Intel senior vice president and general manager of Components Research.
Transistor scaling and backside power are key to helping meet the exponentially increasing demand for more powerful computing. Year after year, Intel meets this computing demand, demonstrating that its innovations will continue to fuel the semiconductor industry and remain the cornerstone of Moore’s Law. Intel’s Components Research group consistently pushes the boundaries of engineering by stacking transistors, taking backside power to the next level to enable more transistor scaling and improved performance, as well as demonstrating that transistors made of different materials can be integrated on the same wafer.
Recent process technology roadmap announcements highlighting the company’s innovation in continued scaling – including PowerVia backside power, glass substrates for advanced packaging and Foveros Direct – originated in Components Research and are expected to be in production this decade.
At IEDM 2023, Components Research showed its commitment to innovating new ways of putting more transistors on silicon while achieving higher performance. Researchers have identified key R&D areas necessary to continue scaling by efficiently stacking transistors. Combined with backside power and backside contacts, these will be major steps forward in transistor architecture technology. Along with improving backside power delivery and employing novel 2D channel materials, Intel is working to extend Moore’s Law to a trillion transistors on a package by 2030.
Intel delivers industry-first, breakthrough 3D stacked CMOS transistors combined with backside power and backside contact:
Intel’s latest transistor research presented at IEDM 2023 shows an industry first: the ability to vertically stack complementary field effect transistors (CFET) at a scaled gate pitch down to 60 nanometers (nm). This allows area efficiency and performance benefits by stacking transistors. It is also combined with backside power and direct backside contacts. It underscores Intel’s leadership in gate-all-around transistors and showcases the company’s ability to innovate beyond RibbonFET, putting it ahead of the competition.
Suggested Items
WSTS Semiconductor Market Forecast Spring 2024
11/26/2024 | WSTSWSTS has adjusted its Spring 2024 forecast upwards, projecting a 16.0 percent growth in the global semiconductor market compared to the previous year.
IPC Japan Puts More Focus on Collaboration, Standards Development, Advanced Packaging
11/26/2024 | Yusaku Kono, IPC Japan RepresentativeIn the past year, IPC has strengthened its relationships with key Japanese companies and government bodies. This was accomplished, in part, by a visit to Japan this past summer, where members of the IPC Asia team, punctuated by standards committee work last winter, forged stronger ties with government officials and companies involved in electronics manufacturing.
Global Notebook Shipments Expected to Grow by 4.9% in 2025, Business Demand Emerges as a Key Driver
11/25/2024 | TrendForceTrendForce reports that the global notebook market in 2024 is projected to recover at a moderate pace, hindered by high interest rates and geopolitical uncertainties.
Real Time with... electronica 2024: SPEA's AI Integration—Innovations in Test Equipment
11/25/2024 | Real Time with... electronicaIn this interview from electronica 2024, Pete Starkey speaks with Andrea Furnari, VP of Electronic Test Products Business Unit for SPEA. The discussion revolves around AI integration in test equipment, trends in substrate materials, and SPEA's focus on R&D.
China Overtakes Germany and Japan in Robot Density
11/22/2024 | IFRChina's adoption of robots continues at a rapid pace: The country has surpassed Germany and Japan in the ratio of robots to factory workers, taking third place in the world in 2023.